datasheetbank_Logo
データシート検索エンジンとフリーデータシート
HOME  >>>  Integrated Device Technology  >>> IDT5V2528 PDF

IDT5V2528 データシート - Integrated Device Technology

IDT5V2528 image

部品番号
IDT5V2528

Other PDF
  no available.

PDF
DOWNLOAD     

page
7 Pages

File Size
55.1 kB

メーカー
IDT
Integrated Device Technology IDT

DESCRIPTION:
The IDT5V2528 is a high performance, low-skew, low-jitter, phase-lock loop (PLL) clock driver. It uses a PLL to precisely align, in both frequency and phase, the feedback (FBOUT) output to the clock (CLK) input signal.


FEATURES:
• Operates at 3.3V VDD/AVDD and 2.5V/3.3V VDDQ
• 1:10 fanout
• 3-level inputs for output control
• External feedback (FBIN) pin is used to synchronize the outputs to the clock input signal
• No external RC network required for PLL loop stability
• Configurable 2.5V or 3.3V LVTTL outputs
• tPD Phase Error at 100MHz to 166MHz: ±150ps
• Jitter (peak-to-peak) at 133MHz and 166MHz: ±75ps
• Spread spectrum compatible
• Operating Frequency:
   − Std: 25MHz to 140MHz
   − A: 25MHz to 167MHz
• Available in TSSOP package

Page Link's: 1  2  3  4  5  6  7 

部品番号
コンポーネント説明
PDF
メーカー
DDR Phase Lock Loop Zero Delay Clock Buffer
Integrated Circuit Systems
DDR Phase Lock Loop Zero Delay Clock Buffer
Integrated Circuit Systems
3.3V Phase-Lock Loop Clock Driver
Integrated Circuit Systems
Low Cost DDR Phase Lock Loop Zero Delay Buffer
Integrated Circuit Systems
3.3V Zero-Delay Clock Buffer
Pericom Semiconductor
3.3V ZERO DELAY CLOCK BUFFER ( Rev : 2007 )
Integrated Device Technology
3.3V ZERO DELAY CLOCK BUFFER
Integrated Device Technology
3.3V ZERO DELAY CLOCK BUFFER
Integrated Device Technology
3.3V ZERO DELAY CLOCK BUFFER
Integrated Device Technology
Low Cost DDR Phase Lock Loop Zero Delay Buffer
Integrated Circuit Systems

Share Link: GO URL

EnglishEnglish Korean한국어 Japanese日本語 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]