datasheetbank_Logo
データシート検索エンジンとフリーデータシート
HOME  >>>  Integrated Device Technology  >>> IDT2305A PDF

IDT2305A データシート - Integrated Device Technology

IDT2305A image

部品番号
IDT2305A

コンポーネント説明

Other PDF
  no available.

PDF
DOWNLOAD     

page
7 Pages

File Size
50.6 kB

メーカー
IDT
Integrated Device Technology IDT

DESCRIPTION:
The IDT2305A is a high-speed phase-lock loop (PLL) clock buffer, designed to address high-speed clock distribution applications. The zero delay is achieved by aligning the phase between the incoming clock and the output clock, operable within the range of 10 to 133MHz.


FEATURES:
• Phase-Lock Loop Clock Distribution
• 10MHz to 133MHz operating frequency
• Distributes one clock input to one bank of five outputs
• Zero Input-Output Delay
• Output Skew < 250ps
• Low jitter <200 ps cycle-to-cycle
• IDT2305A-1 for Standard Drive
• IDT2305A-1H for High Drive
• No external RC network required
• Operates at 3.3V VDD
• Power down mode
• Available in SOIC package

Page Link's: 1  2  3  4  5  6  7 

部品番号
コンポーネント説明
PDF
メーカー
3.3V Zero-Delay Clock Buffer
Pericom Semiconductor
3.3V ZERO DELAY CLOCK BUFFER ( Rev : 2007 )
Integrated Device Technology
3.3V ZERO DELAY CLOCK BUFFER
Integrated Device Technology
3.3V ZERO DELAY CLOCK BUFFER
Integrated Device Technology
3.3V ZERO DELAY CLOCK BUFFER
Integrated Device Technology
3.3V ZERO DELAY CLOCK BUFFER
Integrated Device Technology
3.3V ZERO DELAY CLOCK BUFFER ( Rev : 2012 )
Integrated Device Technology
3.3V ZERO DELAY CLOCK BUFFER ( Rev : 2012 )
Integrated Device Technology
3.3V Zero Delay Buffer ( Rev : 2008 )
Cypress Semiconductor
3.3V Zero Delay Buffer
Pericom Semiconductor

Share Link: GO URL

EnglishEnglish Korean한국어 Japanese日本語 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]