datasheetbank_Logo
データシート検索エンジンとフリーデータシート
HOME  >>>  Lattice Semiconductor  >>> 1032E1111 PDF

1032E1111 データシート - Lattice Semiconductor

1032E1111 image

部品番号
1032E1111

コンポーネント説明

Other PDF
  no available.

PDF
DOWNLOAD     

page
16 Pages

File Size
191.3 kB

メーカー
Lattice
Lattice Semiconductor Lattice

Description
The ispLSI and pLSI 1032E are High Density Programmable Logic Devices containing 192 Registers, 64 Universal I/O pins, eight Dedicated Input pins, four Dedicated Clock Input pins and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements. The ispLSI 1032E features 5-Volt in-system programmability and in-system diagnostic capabilities. The ispLSI 1032E device offers non-volatile reprogrammability of the logic, as well as the interconnects to provide truly reconfigurable systems. It is architecturally and parametrically compatible to the pLSI 1032E device, but multiplexes four input pins to control in-system programming. A functional superset of the ispLSI and pLSI 1032 architecture, the ispLSI and pLSI 1032E devices add two new global output enable pins.


FEATUREs
• HIGH DENSITY PROGRAMMABLE LOGIC
   — 6000 PLD Gates
   — 64 I/O Pins, Eight Dedicated Inputs
   — 192 Registers
   — High Speed Global Interconnect
   — Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc.
   — Small Logic Block Size for Random Logic
• HIGH PERFORMANCE E2CMOS® TECHNOLOGY
   — fmax = 125 MHz Maximum Operating Frequency
   — tpd = 7.5 ns Propagation Delay
   — TTL Compatible Inputs and Outputs
   — Electrically Erasable and Reprogrammable
   — Non-Volatile
   — 100% Tested at Time of Manufacture
   — Unused Product Term Shutdown Saves Power
• ispLSI OFFERS THE FOLLOWING ADDED FEATURES
   — In-System Programmable (ISP™) 5-Volt Only
   — Increased Manufacturing Yields, Reduced Time-toMarket and Improved Product Quality
   — Reprogram Soldered Devices for Faster Prototyping
• OFFERS THE EASE OF USE AND FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY OF FIELD PROGRAMMABLE GATE ARRAYS
   — Complete Programmable Device Can Combine Glue Logic and Structured Designs
   — Enhanced Pin Locking Capability
   — Four Dedicated Clock Input Pins
   — Synchronous and Asynchronous Clocks
   — Programmable Output Slew Rate Control to Minimize Switching Noise
   — Flexible Pin Placement
   — Optimized Global Routing Pool Provides Global Interconnectivity
• ispEXPERT™ – LOGIC COMPILER AND COMPLETE ISP DEVICE DESIGN SYSTEMS FROM HDL SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING
   — Superior Quality of Results
   — Tightly Integrated with Leading CAE Vendor Tools
   — Productivity Enhancing Timing Analyzer, Explore Tools, Timing Simulator and ispANALYZER™
   — PC and UNIX Platforms

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

部品番号
コンポーネント説明
PDF
メーカー
High-Density Programmable Logic
Lattice Semiconductor
High-Density Programmable Logic
Lattice Semiconductor
High Density Programmable Logic
Lattice Semiconductor
3.3V High Density Programmable Logic
Lattice Semiconductor
3.3V High Density Programmable Logic
Lattice Semiconductor
High-Density EE CMOS Programmable Logic
Lattice Semiconductor
High-Density EE CMOS Programmable Logic
Advanced Micro Devices
High-Density EE CMOS Programmable Logic
Lattice Semiconductor
High-Density EE CMOS Programmable Logic
Lattice Semiconductor
High-Density EE CMOS Programmable Logic
Lattice Semiconductor

Share Link: GO URL

EnglishEnglish Korean한국어 Japanese日本語 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]