datasheetbank_Logo
データシート検索エンジンとフリーデータシート

EBD21RD4ABNA-10 データシートの表示(PDF) - Elpida Memory, Inc

部品番号
コンポーネント説明
一致するリスト
EBD21RD4ABNA-10
Elpida
Elpida Memory, Inc Elpida
EBD21RD4ABNA-10 Datasheet PDF : 19 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
Differential Clock Net Wiring (CK0, /CK0)
0ns (nominal)
PLL
OUT1
CK0
/CK0
120
IN
120
OUT'N'
C
Feedback
EBD21RD4ABNA
SDRAM
stack
SDRAM
stack
240
Register
120
Notes: 1. The clock delay from the input of the PLL clock to the input of any SDRAM or register willl
be set to 0 ns (nominal).
2. Input, output and feedback clock lines are terminated from line to line as shown, and not
from line to ground.
3. Only one PLL output is shown per output type. Any additional PLL outputs will be wired
in a similar manner.
4. Termination resistors for feedback path clocks are located after the pins of the PLL.
Preliminary Data Sheet E0273E20 (Ver. 2.0)
9

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]