datasheetbank_Logo
データシート検索エンジンとフリーデータシート
HOME  >>>  ON Semiconductor  >>> NLV74HC73ADR2G PDF

NLV74HC73ADR2G データシート - ON Semiconductor

MC74HC73A image

部品番号
NLV74HC73ADR2G

コンポーネント説明

Other PDF
  no available.

PDF
DOWNLOAD     

page
7 Pages

File Size
75.9 kB

メーカー
ON-Semiconductor
ON Semiconductor ON-Semiconductor

Dual J-K Flip-Flop with Reset
High−Performance Silicon−Gate CMOS

The MC74HC73A is identical in pinout to the LS73. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs.
Each flip−flop is negative−edge clocked and has an active−low asynchronous reset.
The MC74HC73A is identical in function to the HC107, but has a different pinout.


FEATUREs
• Output Drive Capability: 10 LSTTL Loads
• Outputs Directly Interface to CMOS, NMOS, and TTL
• Operating Voltage Range: 2.0 to 6.0 V
• Low Input Current: 1.0 μA
• High Noise Immunity Characteristic of CMOS Devices
• In Compliance with the JEDEC Standard No. 7.0 A Requirements
• Chip Complexity: 92 FETs or 23 Equivalent Gates
• NLV Prefix for Automotive and Other Applications Requiring
   Unique Site and Control Change Requirements; AEC−Q100
   Qualified and PPAP Capable
• These are Pb−Free Devices

Page Link's: 1  2  3  4  5  6  7 

部品番号
コンポーネント説明
PDF
メーカー
Dual J-K Flip-Flop with Reset
Motorola => Freescale
Dual J-K Flip-Flop with Reset
ON Semiconductor
Dual J-K Flip-Flop with Reset
Motorola => Freescale
Dual “J-K” Flip-Flop with Set and Reset
Intersil
Dual J-K Flip-Flop with Set and Reset
Motorola => Freescale
Dual J-K Flip-Flop with Set and Reset
IK Semicon Co., Ltd
Dual J-K Flip-Flop with Set and Reset
ON Semiconductor
Dual “J-K” Flip-Flop with Set and Reset
Intersil
Dual J-K Flip-Flop with set and Reset
Kodenshi Auk Co., LTD
Dual J-K Flip-Flop with Set and Reset
Kodenshi Auk Co., LTD

Share Link: GO URL

EnglishEnglish Korean한국어 Japanese日本語 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]