datasheetbank_Logo
データシート検索エンジンとフリーデータシート
HOME  >>>  ON Semiconductor  >>> MC100LVEP34 PDF

MC100LVEP34(2005) データシート - ON Semiconductor

MC100LVEP34 image

部品番号
MC100LVEP34

Other PDF
  2014   lastest PDF  

PDF
DOWNLOAD     

page
12 Pages

File Size
149.5 kB

メーカー
ON-Semiconductor
ON Semiconductor ON-Semiconductor

The MC100LVEP34 is a low skew ÷2, ÷4, ÷8 clock generation chip designed explicitly for low skew clock generation applications. The internal dividers are synchronous to each other, therefore, the common output edges are all precisely aligned. The VBB pin, an internally generated voltage supply, is available to this device only. For single−ended input conditions, the unused differential input is connected to VBB as a switching reference voltage. VBB may also rebias AC coupled inputs. When used, decouple VBB and VCC via a 0.01 F capacitor and limit current sourcing or sinking to 0.5 mA. When not used, VBB should be left open.

• 35 ps Output−to−Output Skew
• Synchronous Enable/Disable
• Master Reset for Synchronization
• The 100 Series Contains Temperature Compensation.
• PECL Mode Operating Range: VCC = 2.375 V to 3.8 V with VEE = 0 V
• NECL Mode Operating Range: VCC = 0 V with VEE = −2.375 V to −3.8 V
• Open Input Default State
• LVDS Input Compatible
• Pb−Free Packages are Available*

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Share Link: GO URL

EnglishEnglish Korean한국어 Japanese日本語 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]