datasheetbank_Logo
データシート検索エンジンとフリーデータシート
HOME  >>>  STMicroelectronics  >>> M36W0R6050B1 PDF

M36W0R6050B1 データシート - STMicroelectronics

M36W0R6050B1 image

部品番号
M36W0R6050B1

Other PDF
  no available.

PDF
DOWNLOAD     

page
22 Pages

File Size
159 kB

メーカー
ST-Microelectronics
STMicroelectronics ST-Microelectronics

Description
The M36W0R6050T1 and M36W0R6050B1 combine two memories in a Multi-Chip Package:
● a 64-Mbit, Multiple Bank Flash memory, the M58WR064HT/B, and
● a 32-Mbit Pseudo SRAM, the M69KB048BD.
The purpose of this document is to describe how the two memory components operate with respect to each other. It must be read in conjunction with the M58WR064HT/B and M69KB048BD datasheets, where all specifications required to operate the Flash memory and PSRAM components are fully detailed. These datasheets are available from the ST web site: www.st.com.


FEATUREs
■ Multi-Chip Package
    – 1 die of 64 Mbit (4 Mb × 16) Flash memory
    – 1 die of 32 Mbit (2 Mb × 16) Pseudo SRAM
■ Supply voltage
    – VDDF = VDDP = VDDQF = 1.7 V to 1.95 V
■ Low power consumption
■ Electronic signature
    – Manufacturer Code: 20h
    – Device code (top flash configuration), M36W0R6050T1: 8810h
    – Device code (bottom flash configuration), M36W0R6050B1: 8811h
■ Package
    – ECOPACK®

Flash memory
■ Programming time
    – 8 µs by Word typical for Fast Factory Program
    – Double/Quadruple Word Program option
    – Enhanced Factory Program options
■ Memory blocks
    – Multiple Bank memory array: 4 Mbit Banks
    – Parameter Blocks (Top or Bottom location)
■ Synchronous / Asynchronous Read
    – Synchronous Burst Read mode: 66 MHz
    – Asynchronous/ Synchronous Page Read mode
    – Random Access: 70 ns
■ Dual operations
    – Program Erase in one Bank while Read in others
    – No delay between Read and Write operations
■ Block locking
    – All blocks locked at Power-up
    – Any combination of blocks can be locked
    – WPF for Block Lock-Down
■ Security
    – 128-bit user programmable OTP cells
    – 64-bit unique device number
■ Common Flash Interface (CFI)
■ 100 000 program/erase cycles per block

PSRAM
■ Access time: 70 ns
■ Asynchronous Page Read
    – Page size: 8 words
    – First access within page: 70 ns
    – Subsequent read within page: 20 ns
■ Three Power-down modes
    – Deep Power-Down
    – Partial Array Refresh of 4 Mbits
    – Partial Array Refresh of 8 Mbits

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

部品番号
コンポーネント説明
PDF
メーカー
64 Mbit (4 Mb ×16, Multiple Bank, Burst) Flash memory and 32 Mbit (2 Mb ×16) PSRAM, multi-chip package
Numonyx -> Micron
64 Mbit (4Mb x16, Multiple Bank, Burst) Flash Memory and 16 Mbit (1Mb x16) PSRAM, Multi-Chip Package
STMicroelectronics
512 Mbit (x16, Multiple Bank, Multi-Level, Burst) Flash memory 128 Mbit (Burst) PSRAM, 1.8V supply, Multi-Chip Package
Numonyx -> Micron
32 Mbit (2Mb x16, Multiple Bank, Burst) Flash Memory and 4 Mbit SRAM, 1.8V Supply Multi-Chip Package
STMicroelectronics
64 Mbit (4Mb x 16, Multiple Bank, Burst ) 1.8V Supply Flash Memory
STMicroelectronics
64 Mbit (4Mb x 16, Multiple Bank, Burst) 1.8V Supply Flash Memory
STMicroelectronics
64 Mbit (4Mb x16, Multiple Bank, Burst) Flash Memory and 8 Mbit (512Kb x16) SRAM, Multi-Chip Package
STMicroelectronics
16-Mbit Flash + 8-Mbit PSRAM Stack Memory
Atmel Corporation
64 Mbit FLASH MEMORY AND 16 Mbit PSEUDO SRAM STACKED MULTI-CHIP PACKAGE (MCP)
Integrated Silicon Solution
16 Mbit / 32 Mbit / 64 Mbit (x16) Multi-Purpose Flash Plus
Silicon Storage Technology

Share Link: GO URL

EnglishEnglish Korean한국어 Japanese日本語 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]