datasheetbank_Logo
データシート検索エンジンとフリーデータシート
HOME  >>>  Renesas Electronics  >>> EL4584 PDF

EL4584 データシート - Renesas Electronics

EL4584 image

部品番号
EL4584

コンポーネント説明

Other PDF
  no available.

PDF
DOWNLOAD     

page
15 Pages

File Size
726.3 kB

メーカー
Renesas
Renesas Electronics Renesas

The EL4584 is a PLL (Phase Lock Loop) sub system, designed for video applications but also suitable for general purpose use up to 36MHz. In video applications, this device generates a TTL/CMOS compatible Pixel Clock (CLK OUT) which is a multiple of the TV horizontal scan rate and phase locked to it.


FEATUREs
• 36MHz, general purpose PLL
• 4FSC based timing (use the EL4585 for 8FSC)
• Compatible with EL4583 sync separator
• VCXO, Xtal, or LC tank oscillator
• < 2ns jitter (VCXO)
• User controlled PLL capture and lock
• Compatible with NTSC and PAL TV formats
• 8 pre-programmed TV scan rate clock divisors
• Selectable external divide for custom ratios
• Single 5V, low current operation
• Pb-Free available (RoHS compliant)


APPLICATIONs
• Pixel clock regeneration
• Video compression engine (MPEG) clock generator
• Video capture or digitization
• PIP (Picture-in-Picture) timing generator
• Text or graphics overlay timing

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

部品番号
コンポーネント説明
PDF
メーカー
Horizontal Genlock, 4FSC
Intersil
Horizontal Genlock, 8FSC
Intersil
Horizontal Genlock, 8FSC
Renesas Electronics
Horizontal Genlock, 8 FSC
Elantec -> Intersil
Horizontal Genlock, 8 FSC
Elantec -> Intersil
Horizontal Genlock, 4 FSC
Elantec -> Intersil
Horizontal Genlock, 4 FSC
Elantec -> Intersil
GENLOCK ADC
Samsung
Video Genlock PLL
Integrated Circuit Systems
4fsc Clock Generator
Mitsumi

Share Link: GO URL

EnglishEnglish Korean한국어 Japanese日本語 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]