datasheetbank_Logo
データシート検索エンジンとフリーデータシート
HOME  >>>  Analog Devices  >>> ADSP-21261 PDF

ADSP-21261 データシート - Analog Devices

ADSP-21261 image

部品番号
ADSP-21261

コンポーネント説明

Other PDF
  Rev0  

PDF
DOWNLOAD     

page
48 Pages

File Size
973 kB

メーカー
ADI
Analog Devices ADI

GENERAL DESCRIPTION
The ADSP-21261/ADSP-21262/ADSP-21266 SHARC® DSPs are members of the SIMD SHARC family of DSPs featuring Analog Devices, Inc., Super Harvard Architecture. The ADSP-2126x is source code compatible with the ADSP-21160 and ADSP-21161 DSPs as well as with first generation ADSP- 2106x SHARC processors in SISD (single-instruction, single data) mode. Like other SHARC DSPs, the ADSP-2126x are 32-bit/40-bit floating-point processors optimized for high performance audio applications with dual-ported on-chip SRAM, mask-programmable ROM, multiple internal buses to eliminate I/O bottlenecks, and an innovative digital application interface.

SUMMARY
    High performance 32-bit/40-bit floating-point processor optimized for high performance audio processing
    Code compatibility—at assembly level, uses the same instruction set as other SHARC DSPs
    Processes high performance audio while enabling low system costs
    Audio decoders and postprocessor algorithms support nonvolatile memory that can be configured to contain a combination of PCM 96 kHz, Dolby Digital, Dolby Digital Surround EX, DTS-ES Discrete 6.1, DTS-ES Matrix 6.1, DTS 96/24 5.1, MPEG2 AAC LC, MPEG2 BC 2ch, WMA-PRO V7.1, Dolby Pro Logic II, Dolby Pro Logic 2x, and DTS Neo:6
    Various multichannel surround sound decoders are contained in ROM. For configurations of decoder algorithms, see Table 3 on Page 4.
    Single-instruction multiple-data (SIMD) computational architecture—two 32-bit IEEE floating-point/32-bit fixed-point/ 40-bit extended precision floating-point computational units, each with a multiplier, ALU, shifter, and register file
    High bandwidth I/O—a parallel port, an SPI port, 6 serial ports, a Digital application interface (DAI), and JTAG
    DAI incorporates two precision clock generators (PCGs), an input data port (IDP) that includes a parallel data acquisition port (PDAP), and 3 programmable timers, all under software control by the signal routing unit (SRU)
    On-chip memory—up to 2M bits on-chip SRAM and a dedicated 4M bits on-chip mask-programmable ROM
    The ADSP-2126x processors are available with a 150 MHz or a 200 MHz core instruction rate. For complete ordering information, see Ordering Guide on Page 45.

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

部品番号
コンポーネント説明
PDF
メーカー
SHARC® Embedded Processor
Analog Devices
SHARC® Embedded Processor ( Rev : RevC )
Analog Devices
SHARC® Embedded Processor
Analog Devices
SHARC Processor ( Rev : Rev0 )
Analog Devices
SHARC Processor ( Rev : RevG )
Analog Devices
SHARC Processor ( Rev : RevPrB )
Analog Devices
SHARC Processor
Analog Devices
SHARC Processor ( Rev : RevH )
Analog Devices
SHARC Processor
Analog Devices
SHARC Processor ( Rev : RevH )
Analog Devices

Share Link: GO URL

EnglishEnglish Korean한국어 Japanese日本語 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]