datasheetbank_Logo
データシート検索エンジンとフリーデータシート

UPD72852 データシートの表示(PDF) - NEC => Renesas Technology

部品番号
コンポーネント説明
一致するリスト
UPD72852
NEC
NEC => Renesas Technology NEC
UPD72852 Datasheet PDF : 48 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
µPD72852
Field
Total_ports
Max_speed
Delay
Link_active
Contender
Jitter
Pwr_class
Watchdog
ISBR
Loop
Pwr_fail
Table 2-1. Bit Field Description (2/3)
Size R/W Reset value
Description
4
R
0010
Supported port number.
0010: 2 ports
3
R
See
Indicate the maximum speed that this node supports.
Description Set variable by SPD pin(61 pin).
When SPD = “0” then 001: 98.304 and 196.608 Mbps.
When SPD = “1” then 010: 98.304, 196.608 and 393.216 Mbps.
4
R
0000
Indicate worst case repeating delay time. 144 + (Delay x 20) = 144 nsec
1 R/W
1
Link active.
1: Enable
0: Disable
The logical AND status of this bit and LPS pin.
State will be referred to “L bit” of Self-ID Packet#0.
1 R/W
See
Contender.
Description “1” indicate this node support bus manager function. This bit will be referred
to “C bit” of Self-ID Packet#0.
The reset data is depending on CMC pin setting.
CMC pin condition
1: Pull up (Contender)
0: Pull down (Non Contender)
3
R
010
The difference of repeating time (Max.-Min.). (2+1) x 20=60 nsec
3 R/W
See
Power class.
Description Please refer to IEEE1394a-2000 [4.3.4.1].
This bit will be referred to Pwr field of Self-ID Packet#0.
The reset data will be determined by PC0-PC2 Pin status.
1 R/W
0
Watchdog Enable.
This bit serves two purposes.
When set to 1, if any one port does resume, the Port_event bit becomes 1.
This function has no effect when SUS/RES(19pin) = “0”.
To determine whether or not an interrupt condition shall be indicated to the
Link. On condition of LPS = 0 and Watchdog = 0, LKON as interrupt of Loop,
Pwr_fail, Timeout is not output. This function has effect both when
SUS/RES(19pin) = “1” or “0”.
1 R/W
0
Initiate short (arbitrated) bus reset.
Setting to 1 acquires the bus and begins short bus reset.
Short bus reset signal output : 1.3 µsec
Returns to 0 at the beginning of the bus reset.
1 R/W
0
Loop detection output.
1: Detection
Writing 1 to this bit clears it to 0.
Writing 0 has no effect.
1 R/W
1
Power cable disconnect detect.
It becomes 1 when there is a change from 1 to 0 in the CPS bit.
Writing 1 to this bit clears it to 0.
Writing 0 has no effect.
10
Data Sheet S14920EJ3V0DS

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]