datasheetbank_Logo
データシート検索エンジンとフリーデータシート
HOME  >>>  Micrel  >>> SY100EL34 PDF

SY100EL34 データシート - Micrel

SY100EL34 image

部品番号
SY100EL34

Other PDF
  1998  

PDF
DOWNLOAD     

page
5 Pages

File Size
57.1 kB

メーカー
Micrel
Micrel Micrel

DESCRIPTION
The SY10/100EL34/L are low skew ÷2, ÷4, ÷8 clock generation chips designed explicitly for low skew clock generation applications. The internal dividers are synchronous to each other, therefore, the common output edges are all precisely aligned. The devices can be driven by either a differential or single-ended ECL or, if positive power supplies are used, PECL input signal. In addition, by using the VBB output, a sinusoidal source can be AC coupled into the device. If a single-ended input is to be used, the VBB output should be connected to the CLK input and bypassed to ground via a 0.01µF capacitor. The VBB output is designed to act as the switching reference for the input of the EL34/L under single-ended input conditions. As a result, this pin can only source/sink up to 0.5mA of current.
The common enable (EN) is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. An internal runt pulse could lead to losing synchronization between the internal divider stages. The internal enable flip-flop is clocked on the falling edge of the divider stages. The internal enable flip-flop is clocked on the falling edge of the input clock, therefore, all associated specification limits are referenced to the negative edge of the clock input.
Upon start-up, the internal flip-flops will attain a random state; the master reset (MR) input allows for the synchronization of the internal dividers, as well as for multiple EL34/Ls in a system.


FEATURES
■ 3.3V and 5V power supply options
■ 50ps output-to-output skew
■ Synchronous enable/disable
■ Master Reset for synchronization
■ Internal 75KΩ input pull-down resistors
■ Available in 16-pin SOIC package

Page Link's: 1  2  3  4  5 

部品番号
コンポーネント説明
PDF
メーカー
5V/3.3V ÷2, ÷4, ÷8 CLOCK GENERATION CHIP
Micrel
5V/3.3V ÷2, ÷4, ÷8 Clock Generation Chip
Micrel
5V/3.3V ÷2, ÷4/6 CLOCK GENERATION CHIP
Micrel
5V/3.3V ÷2, ÷4/6 CLOCK GENERATION CHIP
Micrel
5V/3.3V ÷2, ÷4/6 CLOCK GENERATION CHIP ( Rev : 1998 )
Micrel
5V/3.3V ÷2, ÷4/6 CLOCK GENERATION CHIP ( Rev : 2003 )
Micrel
5V ECL ÷2, ÷4, ÷8 Clock Generation Chip ( Rev : 2000 )
ON Semiconductor
5V ECL ÷2, ÷4, ÷8 Clock Generation Chip ( Rev : 2016 )
ON Semiconductor
5V ECL ÷2, ÷4, ÷8 Clock Generation Chip
ON Semiconductor
3.3V ECL ÷2, ÷4, ÷8 Clock Generation Chip ( Rev : 2014 )
ON Semiconductor

Share Link: GO URL

EnglishEnglish Korean한국어 Japanese日本語 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]