datasheetbank_Logo
データシート検索エンジンとフリーデータシート
HOME  >>>  Micrel  >>> SY100E151 PDF

SY100E151(2002) データシート - Micrel

SY10E151 image

部品番号
SY100E151

コンポーネント説明

Other PDF
  1998   lastest PDF  

PDF
DOWNLOAD     

page
4 Pages

File Size
63.6 kB

メーカー
Micrel
Micrel Micrel

DESCRIPTION
The SY10/100E151 offer 6 edge-triggered, high-speed, master-slave D-type flip-flops with differential outputs, designed for use in new, high-performance ECL systems. The two external clock signals (CLK1, CLK2) are gated through a logical OR operation before use as clocking control for the flip-flops. Data is clocked into the flip-flops on the rising edge of either CLK1 or CLK2 (or both). When both CLK1 and CLK2 are at a logic LOW, data enters the master and is transferred to the slave when either CLK1 or CLK2 (or both) go HIGH.
The MR (Master Reset) signal operates asynchronously to make all Q outputs go to a logic LOW.


FEATURES
■ 1100MHz toggle frequency
■ Extended 100E VEE range of –4.2V to –5.46V
■ Differential outputs
■ Asynchronous Master Reset
■ Dual clocks
■ Fully compatible with industry standard 10KH, 100K ECL levels
■ Internal 75KΩ input pulldown resistors
■ Fully compatible with Motorola MC10E/100E151
■ Available in 28-pin PLCC package

Page Link's: 1  2  3  4 

部品番号
コンポーネント説明
PDF
メーカー
6-Bit D Register
Motorola => Freescale
6-Bit D Register ( Rev : 2001 )
Semtech Corporation
6-Bit D Register
Semtech Corporation
6-BIT D REGISTER
Micrel
5VECL 6-Bit D Register
ON Semiconductor
5V ECL 6‐Bit D Register ( Rev : 2016 )
ON Semiconductor
6-Bit D Register Differential Data And Clock
Motorola => Freescale
6-BIT 21 MUX-REGISTER
Micrel
6-BIT REGISTER DIFFERENTIAL DATA CLOCK
Micrel
5V ECL 6−Bit D Register Differential Data and Clock
ON Semiconductor

Share Link: GO URL

EnglishEnglish Korean한국어 Japanese日本語 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]