datasheetbank_Logo
データシート検索エンジンとフリーデータシート
HOME  >>>  Philips Electronics  >>> PZ3032I12A44 PDF

PZ3032I12A44 データシート - Philips Electronics

PZ3032 image

部品番号
PZ3032I12A44

コンポーネント説明

Other PDF
  no available.

PDF
DOWNLOAD     

page
14 Pages

File Size
109.2 kB

メーカー
Philips
Philips Electronics Philips

DESCRIPTION
The PZ3032 CPLD (Complex Programmable Logic Device) is the first in a family of Fast Zero Power (FZP™) CPLDs from Philips Semiconductors. These devices combine high speed and zero power in a 32 macrocell CPLD. With the FZP design technique, the PZ3032 offers true pin-to-pin speeds of 8ns, while simultaneously delivering power that is less than 35µA at standby without the need for ‘turbo bits’ or other power down schemes. By replacing conventional sense amplifier methods for implementing product terms (a technique that has been used in PLDs since the bipolar era) with a cascaded chain of pure CMOS gates, the dynamic power is also substantially lower than any competing CPLD – 70% lower at 50MHz.


FEATURES
• Industry’s first TotalCMOS™ PLD – both CMOS design and process technologies
• Fast Zero Power (FZP™) design technique provides ultra-low power and very high speed
• High speed pin-to-pin delays of 8ns
• Ultra-low static power of less than 35µA
• Dynamic power that is 70% lower at 50MHz than competing devices
• 100% routable with 100% utilization while all pins and all macrocells are fixed
• Deterministic timing model that is extremely simple to use
• 2 clocks with programmable polarity at every macrocell
• Support for complex asynchronous clocking
• Innovative XPLA™ architecture combines high speed with extreme flexibility
• 1000 erase/program cycles guaranteed
• 20 years data retention guaranteed
• Logic expandable to 37 product terms
• PCI compliant
• Advanced 0.5µ E2CMOS process
• Security bit prevents unauthorized access
• Design entry and verification using industry standard and Philips CAE tools
• Reprogrammable using industry standard device programmers
• Innovative Control Term structure provides either sum terms or product terms in each logic block for:
   – Programmable 3-State buffer
   – Asynchronous macrocell register preset/reset
• Programmable global 3-State pin facilitates ‘bed of nails’ testing without using logic resources
• Available in both PLCC and TQFP packages

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

部品番号
コンポーネント説明
PDF
メーカー
64 macrocell CPLD
Philips Electronics
PCM MACROCELL DEMONSTRATOR
Zarlink Semiconductor Inc
ATF2500C CPLD Family Datasheet ( Rev : 2003 )
Atmel Corporation
MCA3 ETL SERIES MACROCELL ARRAYS
Motorola => Freescale
High performance EEPROM CPLD
Atmel Corporation
High Performance E2PROM CPLD
Atmel Corporation
XC9572XL High Performance CPLD
Xilinx Inc
High-Performance EE CPLD
Atmel Corporation
High-performance CPLD
Atmel Corporation
High Performance E2PROM CPLD
Atmel Corporation

Share Link: GO URL

EnglishEnglish Korean한국어 Japanese日本語 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]