datasheetbank_Logo
データシート検索エンジンとフリーデータシート
HOME  >>>  PMC-Sierra  >>> PM4354 PDF

PM4354 データシート - PMC-Sierra

PM4354 image

部品番号
PM4354

Other PDF
  no available.

PDF
DOWNLOAD     

page
463 Pages

File Size
3.4 MB

メーカー
PMC-Sierra
PMC-Sierra PMC-Sierra

DESCRIPTION
The PM4354 Four Channel Combined E1/T1/J1 Transceiver and Framer (COMET-QUAD) is a feature-rich monolithic integrated circuit suitable for use in long haul and short haul T1, J1 and E1 systems with a minimum of external circuitry. The COMET-QUAD is software configurable, allowing feature selection without changes to external wiring.


FEATURES
• Monolithic device which integrates four, full-featured T1 and E1 framers and T1 and E1 short haul and long haul line interfaces.
• Software selectable between T1/J1 and E1 operation on a per-device basis.
• Meets or exceeds T1 and E1 shorthaul and longhaul network access specifications including ANSI T1.102, T1.403, T1.408, AT&T TR 62411, ITU-T G.703, G.704 as well as ETSI 300-011, CTR-4, CTR- 12 and CTR-13.
• Provides encoding and decoding of B8ZS, HDB3 and AMI line codes.
• Provides receive equalization, clock recovery and line performance monitoring.
• Provides transmit and receive jitter attenuation.
• Provides digitally programmable long haul and short haul line build out.
• Provides four full-featured HDLC controllers, each with 128-byte transmit and receive FIFO buffers.
• Automatically generates and transmits DS-1 performance report messages to ANSI T1.231 and ANSI T1.408 specifications.
• Supports Nx64Kbit/s fractional bandwidth backplane.
• Supports transfer of PCM data to/from 1.544MHz and 2.048MHz system-side devices. Also supports a fractional T1 or E1 system interface with independent backplane receive/backplane transmit Nx64Kbit/s rates. Supports a 2.048 MHz system-side interface for T1 mode without external clock gapping.
• Supports 8.192 Mbit/s, H-100 compatible, H-MVIP on the system interface for all T1 or E1 links, a separate 8.192 Mbit/s H-MVIP system interface for all T1 or E1 CAS channels and a separate 8.192 Mbit/s H-MVIP system interface for all T1 or E1 CCS, V5.1/V5.2, and GR.303 channels.
• Provides a selectable, per channel independent de-jittered T1 or E1 recovered clock for system timing and redundancy.
• Provides PRBS generators and detectors on each tributary for error testing at DS1, E1 and Nx64Kbit/s rates as recommended in ITU-T O.151 and O.152.
• Provides robbed bit signaling extraction and insertion on a per-DS0 basis.
• Register level compatibility with the PM4388 TOCTL Octal T1 Framer, the PM6388 EOCTL Octal E1 Framer, the PM4351 COMET E1/T1 transceiver, and the PM8315 TEMUX T1/E1 Framer with integrated Mapper and M13 MUX.
• Provides an 8-bit microprocessor bus interface for configuration, control, and status monitoring.
• Uses line rate system clock.
• Provides an IEEE P1149.1 (JTAG) compliant test access port (TAP) and controller for boundary scan test.
• Implemented in a low power 5 V tolerant 2.5/3.3 V CMOS technology.
• Available in a high density 208-pin fine pitch PBGA (17 mm by 17 mm) package.
• Provides a -40°C to +85°C Industrial temperature operating range.


APPLICATIONS
• Wireless Base Station, Transceiver or Digital Loop Carrier
• DSLAM
• Metro Optical Access Equipment
• Voice Gateway
• Enterprise Router
• SONET/SDH Multiplexer
• Channel and Data Service Units (CSU/DSU)
• Digital Private Branch Exchanges (PBX)
• Digital Access Cross-Connect Systems (DACS)
• ISDN Primary Rate Interfaces (PRI)
• Test Equipment

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

部品番号
コンポーネント説明
PDF
メーカー
Four Channel Combined E1/T1/J1 Transceiver/Framer
PMC-Sierra, Inc
Combined E1/T1/J1 Transceiver/Framer ( Rev : 2001 )
PMC-Sierra
COMBINED E1/T1 TRANSCEIVER/FRAMER
PMC-Sierra
OCTAL T1/E1/J1 FRAMER
Exar Corporation
Octal T1/E1/J1 Framer
Zarlink Semiconductor Inc
HIGH DENSITY 32 CHANNEL T1/E1/J1 FRAMER
PMC-Sierra
Single T1 E1 J1 Framer LIU Combo E1 Register ( Rev : V2 )
Exar Corporation
SINGLE T1/E1/J1 FRAMER/LIU COMBO
Exar Corporation
SINGLE T1/E1/J1 FRAMER/LIU COMBO
Exar Corporation
T1/E1/J1 Single-Chip Transceiver
Maxim Integrated

Share Link: GO URL

EnglishEnglish Korean한국어 Japanese日本語 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]