datasheetbank_Logo
データシート検索エンジンとフリーデータシート
HOME  >>>  PhaseLink Corporation  >>> PLL103-53 PDF

PLL103-53 データシート - PhaseLink Corporation

PLL103-53XM image

部品番号
PLL103-53

Other PDF
  no available.

PDF
DOWNLOAD     

page
7 Pages

File Size
135.1 kB

メーカー
PLL
PhaseLink Corporation PLL

DESCRIPTIONS
The PLL103-53 is designed as a 3.3V/2.5V buffer to distribute high-speed clocks in PC applications. The device has 30 outputs. These outputs can be configured to support 4 unbuffered DDR (Double Data Rate) DIMMS or to support 3 unbuffered standard SDR (Single Data Rate) DIMMS and 2 DDR DIMMS. The PLL103-53 can be used in conjunction with the PLL202-14/-54 or similar clock synthesizer for the VIA Pro 266 chipset.


FEATURES
• Generates 30-output buffers from one input.
• Supports up to 4 DDR DIMMS or 3 SDR DIMMS and 2 DDR DIMMS.
• Supports 266MHz DDR SDRAM.
• One additional output for feedback.
• Less than 5ns delay.
• Skew between any outputs is less than 100 ps.
• 2.5V or 3.3V Supply range.
• Enhanced DDR and SDRAM Output Drive selected by I2C.
• Available in 56 pin SSOP.

Page Link's: 1  2  3  4  5  6  7 

部品番号
コンポーネント説明
PDF
メーカー
DDR SDRAM Buffer with 4 DDR or 3 SDR/2 DDR DIMMS
PhaseLink Corporation
DDR SDRAM Buffer with 2 DDR or 3 SDRAM DIMMS
PhaseLink Corporation
DDR SDRAM Buffer for Desktop PCs with 4 DDR DIMMS
PhaseLink Corporation
DDR SDRAM Buffer for Desktop PCs with 4 DDR DIMMS
Unspecified
DDR SDRAM Buffer for Desktop PCs with 4 DDR DIMMS
PhaseLink Corporation
DDR SDRAM Buffer for Desktop PCs with 4 DDR DIMMS
PhaseLink Corporation
DDR SDRAM Buffer for Desktop PCs with 4 DDR DIMMS ( Rev : 2004 )
PhaseLink Corporation
DDR and SDRAM Buffer
Integrated Circuit Systems
DDR and SDRAM Buffer
Integrated Circuit Systems
DDR and SDRAM Buffer
Integrated Device Technology

Share Link: GO URL

EnglishEnglish Korean한국어 Japanese日本語 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]