datasheetbank_Logo
データシート検索エンジンとフリーデータシート
HOME  >>>  Philips Electronics  >>> PCF5083H/5V2/F3 PDF

PCF5083H/5V2/F3 データシート - Philips Electronics

PCF5083 image

部品番号
PCF5083H/5V2/F3

コンポーネント説明

Other PDF
  no available.

PDF
DOWNLOAD     

page
136 Pages

File Size
581.2 kB

メーカー
Philips
Philips Electronics Philips

GENERAL DESCRIPTION
The PCF5083 GSM Signal Processing IC is a dedicated VLSI circuit; fabricated in a 0.5 µm CMOS process. It has been designed for baseband signal processing tasks for the Pan European Global System for Mobile telecommunication (GSM). The PCF5083 is part of the second generation Philips Semiconductors GSM chip set.


FEATURES
• Fabricated in a 0.5 µm CMOS process with 3-layer metal
• LQFP128 package (SOT420AA-2)
• 3.3 V operation
• Low power
• Embedded DSP core for all GSM specific signal processing tasks:
   – 16-bit fixed point DSP
   – 19.5 MHz or external clock operation
   – Flexible power-down modes
   – 5 kbyte on-chip program or data RAM
   – 2 kbyte on-chip data ROM
   – 16 kbyte on-chip program ROM
   – Fully pre-programmed modules for GSM baseband tasks including all data channels
   – Dedicated GSM signal processor with application specific hardware for: equalisation, channel encoding/decoding for all traffic and control channels and encryption/decryption (A5/1 and A5/2 algorithms)
   – Tone and side-tone generation
• GSM Hardware Timer and Interface core:
   – Power saving Sleep mode for GSM mobiles
   – Programmable TDMA timing and power-down signals with 0.25 bit resolution
   – Three wire serial control bus for fast programming of RF ICs and synthesizers
   – IOM®-2 interface for external accessories, host software download and support of the Digital Audio Interface (DAI)
   – RS232 interface for the man machine interface controller
   – Man machine interface power-down control
   – Power supply control logic with Watchdog Timer
   – Real time clock and calendar running on 32.768 kHz
   – 6-bit general purpose I/O port
• Reduced swing 13 MHz main clock input
• On-chip PLL to derive the DSP and microcontroller clock
• 8-bit, 68000 compatible host interface with three interrupt lines
• Boundary scan interface in accordance with “IEEE Standard 1149.1-1990”.

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

部品番号
コンポーネント説明
PDF
メーカー
GSM Baseband Processing Chipset
Analog Devices
Shock Sensor Signal Processing IC
ROHM Semiconductor
CCD Digital Signal Processing IC
SANYO -> Panasonic
Signal-Processing IC with Integrated Microcontroller
SANYO -> Panasonic
Signal-Processing IC for Multipurpose Cameras
Panasonic Corporation
Digital Surround Audio Signal-Processing IC
SANYO -> Panasonic
Video Signal Auto-White Processing IC
SANYO -> Panasonic
Single-Chip RDS Signal-Processing System IC
SANYO -> Panasonic
Single-Chip RDS Signal-Processing System IC
SANYO -> Panasonic
Single-Chip RDS Signal-Processing System IC ( Rev : 2013 )
ON Semiconductor

Share Link: GO URL

EnglishEnglish Korean한국어 Japanese日本語 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]