datasheetbank_Logo
データシート検索エンジンとフリーデータシート
HOME  >>>  NXP Semiconductors.  >>> PCA9535D,118 PDF

PCA9535D,118 データシート - NXP Semiconductors.

PCA9535 image

部品番号
PCA9535D,118

Other PDF
  no available.

PDF
DOWNLOAD     

page
34 Pages

File Size
294.9 kB

メーカー
NXP
NXP Semiconductors. NXP

General description
The PCA9535 and PCA9535C are 24-pin CMOS devices that provide 16 bits of General Purpose parallel Input/Output (GPIO) expansion for I2C-bus/SMBus applications and was developed to enhance the NXP Semiconductors family of I2C-bus I/O expanders. The improvements include higher drive capability, 5 V I/O tolerance, lower supply current, individual I/O configuration, and smaller packaging. I/O expanders provide a simple solution when additional I/O is needed for ACPI power switches, sensors, push buttons, LEDs, fans, etc.
The PCA9535 and PCA9535C consist of two 8-bit Configuration (Input or Output selection), Input, Output and Polarity Inversion (active HIGH or active LOW operation) registers. The system master can enable the I/Os as either inputs or outputs by writing to the I/O configuration bits. The data for each input or output is kept in the corresponding Input or Output register. The polarity of the read register can be inverted with the Polarity Inversion register. All registers can be read by the system master. Although pin-to-pin and I2C-bus address compatible with the PCF8575, software changes are required due to the enhancements and are discussed in Application Note AN469.
The PCA9535 is identical to the PCA9555 except for the removal of the internal I/O pull-up resistor which greatly reduces power consumption when the I/Os are held LOW. The PCA9535C is identical to the PCA9535 except that all the I/O pins are high-impedance open-drain outputs.
The PCA9535 and PCA9535C open-drain interrupt output is activated when any input state differs from its corresponding Input Port register state and is used to indicate to the system master that an input state has changed. The power-on reset sets the registers to their default values and initializes the device state machine.
Three hardware pins (A0, A1, A2) vary the fixed I2C-bus address and allow up to eight devices to share the same I2C-bus/SMBus. The fixed I2C-bus address of the PCA9535 and PCA9535C are the same as the PCA9555 allowing up to eight of these devices in any combination to share the same I2C-bus/SMBus.


FEATUREs and benefits
■ Operating power supply voltage range of 2.3 V to 5.5 V
■ 5 V tolerant I/Os
■ Polarity Inversion register
■ Active LOW interrupt output
■ Low standby current
■ Noise filter on SCL/SDA inputs
■ No glitch on power-up
■ Internal power-on reset
■ 16 I/O pins which default to 16 inputs
■ 0 Hz to 400 kHz clock frequency
■ ESD protection exceeds 2000 V HBM per JESD22-A114, 200 V MM per
   JESD22-A115, and 1000 V CDM per JESD22-C101
■ Latch-up testing is done to JEDEC Standard JESD78 which exceeds 100 mA
■ Offered in four different packages: SO24, TSSOP24, HVQFN24 and HWQFN24

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

部品番号
コンポーネント説明
PDF
メーカー
16-bit I2C-bus and SMBus I/O port with interrupt
NXP Semiconductors.
16-bit I2C-bus and SMBus, low power I/O port with interrupt
NXP Semiconductors.
16-bit I2C and SMBus I/O port with interrupt
Philips Electronics
16-bit I2C and SMBus/ low power I/O port with interrupt
Philips Electronics
16-bit I2C-bus and SMBus low power I/O port with interrupt and reset
NXP Semiconductors.
8-bit I2C-bus and SMBus I/O port with interrupt
NXP Semiconductors.
8-bit I2C-bus and SMBus I/O port with interrupt ( Rev : 2006 )
NXP Semiconductors.
8-bit I2C-bus and SMBus I/O port with interrupt
NXP Semiconductors.
8-bit I2C-bus and SMBus I/O port with interrupt ( Rev : 2013 )
NXP Semiconductors.
8-bit I2C-bus and SMBus low power I/O port with interrupt
NXP Semiconductors.

Share Link: GO URL

EnglishEnglish Korean한국어 Japanese日本語 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]