datasheetbank_Logo
データシート検索エンジンとフリーデータシート
HOME  >>>  NXP Semiconductors.  >>> PCA9513A PDF

PCA9513A データシート - NXP Semiconductors.

PCA9513A image

部品番号
PCA9513A

Other PDF
  no available.

PDF
DOWNLOAD     

page
26 Pages

File Size
131.4 kB

メーカー
NXP
NXP Semiconductors. NXP

General description
The PCA9513A and PCA9514A are hot swappable I2C-bus and SMBus buffers that allow I/O card insertion into a live backplane without corrupting the data and clock buses. Control circuitry prevents the backplane from being connected to the card until a stop command or bus idle occurs on the backplane without bus contention on the card. When the connection is made, the PCA9513A and PCA9514A provides bidirectional buffering, keeping the backplane and card capacitances isolated.
Rise time accelerator circuitry allows the use of weaker DC pull-up currents while still meeting rise time requirements. The PCA9513A and PCA9514A incorporates a digital ENABLE input pin, which enables the device when asserted HIGH and forces the device into a Low current mode when asserted LOW, and an open-drain READY output pin, which indicates that the backplane and card sides are connected together (HIGH) or not (LOW).
The PCA9513A supplies a 92 µA current source to SCLIN and SDAIN pins in lieu of using pull-up resistors which is ideal for multidrop bus applications. Including the current source in the device provides for a consistent RC time constant as cards are removed and inserted into the backplane. The current source is high-impedance whenever the pin voltage is greater than the part VCC.
The PCA9513A and PCA9514A rise time accelerator threshold is 0.8 V to provide better noise margin over the PCA9511A which is set to 0.6 V.


FEATUREs
■ Bidirectional buffer for SDA and SCL lines increases fan-out and prevents SDA and SCL corruption during live board insertion and removal from multipoint backplane systems
■ Compatible with I2C-bus Standard mode, I2C-bus Fast mode, and SMBus standards
■ Built-in ∆V/∆t rise time accelerators on all SDA and SCL lines (0.8 V threshold) requires the bus pull-up voltage and supply voltage (VCC) to be the same
■ Rise time accelerator threshold moved from 0.6 V to 0.8 V for improved noise margin
■ Active HIGH ENABLE input
■ Active HIGH READY open-drain output
■ High-impedance SDAn and SCLn pins for VCC = 0 V
■ 92 µA current source on SCLIN and SDAIN for PICMG backplane applications (PCA9513A only)
■ Supports clock stretching and multiple master arbitration and synchronization
■ Operating power supply voltage range: 2.7 V to 5.5 V
■ 0 Hz to 400 kHz clock frequency
■ ESD protection exceeds 2000 V HBM per JESD22-A114, 200 V MM per JESD22-A115, and 1000 V CDM per JESD22-C101
■ Latch-up testing is done to JEDEC Standard JESD78 which exceeds 100 mA
■ Packages offered: SO8, TSSOP8 (MSOP8)


APPLICATIONs
■ cPCI, VME, AdvancedTCA cards and other multipoint backplane cards that are required to be inserted or removed from an operating system

 

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

部品番号
コンポーネント説明
PDF
メーカー
Hot swappable I2C-bus and SMBus bus buffer
Philips Electronics
Hot Swappable I2C-Bus and SMBus Bus Buffer
ON Semiconductor
Hot swappable I2C-bus and SMBus bus buffer
Philips Electronics
Hot swappable I2C-bus and SMBus bus buffer
NXP Semiconductors.
Hot swappable I2C-bus and SMBus bus buffer
NXP Semiconductors.
Hot swappable I2C and SMBus bus buffer
Philips Electronics
Level shifting hot swappable I2C-bus and SMBus bus buffer
Philips Electronics
Level shifting hot swappable I2C-bus and SMBus bus buffer ( Rev : 2009 )
NXP Semiconductors.
Level shifting hot swappable I2C-bus and SMBus bus buffer ( Rev : 2011 )
NXP Semiconductors.
Level shifting hot swappable I2C-bus and SMBus bus buffer
NXP Semiconductors.

Share Link: GO URL

EnglishEnglish Korean한국어 Japanese日本語 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]