datasheetbank_Logo
データシート検索エンジンとフリーデータシート
HOME  >>>  Mitel Networks  >>> MT90220AL PDF

MT90220AL データシート - Mitel Networks

MT90220AL image

部品番号
MT90220AL

コンポーネント説明

Other PDF
  no available.

PDF
DOWNLOAD     

page
116 Pages

File Size
305.6 kB

メーカー
Mitel
Mitel Networks Mitel

Description
The MT90220 device is targeted to systems implementing the ATM FORUM UNI specifications for T1/E1 rates or Inverse Multiplexing for ATM (IMA). In the MT90220 architecture, up to 8 physical and independent T1/E1 streams can be terminated through the utilization of off-the-shelf, traditional T1/E1 framers and LIUs. This allows ATM designers to leverage previous T1/E1 design experience, hardware and software implementation, and to select the best T1/E1 framer for the required application.


FEATUREs
• Cost effective, single chip, 8-port ATM IMA and UNI processor
• Up to 4 IMA groups over 8 T1/E1 links can be implemented
• Supports MIXED mode; links not assigned to an IMA group can be used in UNI mode
• Versatile PCM Interface to most popular T1 or E1 framers, reducing development time
• Supports Symmetrical and Asymmetrical Operation
• Supports both Common Transmit Clock (CTC) and Independent Transmit Clock (ITC) clocking modes
• Supports T1 ISDN lines
• Provides UTOPIA Level 2 MPHY Interface (MT90220 device slaved to ATM device)
• Complies with ITU G.804 recommendations for performing cell mapping into T1 and E1 transmission systems • Provides ATM framing using cell delineation according to the ITU I.432 cell delineation process
• Provides Header Error Control (HEC) verification and generation, error detection, Filler cell filtering (IMA mode) and Idle/ Unassigned cell filtering (UNI mode)
• Provides statistics to support MIB
• Connects to popular asychronous SRAM
• Provides statistics on the number of HEC errors
• 8 bit Microprocessor Interface, compatible with Intel and Motorola
• 3.3V operation / 5V tolerant inputs
• MQFP-208 pin
• JTAG Test support


APPLICATIONs
• Cost effective single chip solution to implement IMA and UNI links over T1 or E1 in all public or private UNI, NNI and B-ICI applications
• ATM Edge switch IMA and UNI Line Card Design
• Can be used for cost reduction in current applications based on FPGA implementation

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

部品番号
コンポーネント説明
PDF
メーカー
Quad IMA/UNI PHY Device
Mitel Networks
32 Link Inverse Multiplexer for ATM (IMA) / UNI PHY
PMC-Sierra
STS-48 Physical Layer ATM UNI/NNI Device
Vitesse Semiconductor
STS-48 Physical Layer ATM UNI/NNI Device ( Rev : 1998 )
Vitesse Semiconductor
SINGLE-CHIP OCTAL 10/100BASE-TX/FX PHY TRANSCEIVER
Realtek Semiconductor
Low-Power PHY 1394a-2000 One-Cable Transceiver/Arbiter Device
Agere -> LSI Corporation
SATURN QUAD T1/E1 MULTI-PHY USER NETWORK INTERFACE DEVICE
PMC-Sierra
IEEE1394 400Mbps PHY
NEC => Renesas Technology
1port ATM PHY
Toshiba
Low-Power PHY IEEE* 1394A-2000 Two-Cable Transceiver/Arbiter Device
Agere -> LSI Corporation

Share Link: GO URL

EnglishEnglish Korean한국어 Japanese日本語 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]