datasheetbank_Logo
データシート検索エンジンとフリーデータシート
HOME  >>>  Micron Technology  >>> MT54W2MH18B-4 PDF

MT54W2MH18B-4 データシート - Micron Technology

MT54W1MH36B image

部品番号
MT54W2MH18B-4

コンポーネント説明

Other PDF
  no available.

PDF
DOWNLOAD     

page
27 Pages

File Size
285.9 kB

メーカー
Micron
Micron Technology Micron

4 MEG x 8, 4 MEG x 9, 2 MEG x 18, 1 MEG x 36 1.8V VDD, HSTL, QDRIIb2 SRAM

GENERAL DESCRIPTION
The Micron® QDR™II (Quad Data Rate™) synchronous, pipelined burst SRAM employs high-speed, low power CMOS designs using an advanced 6T CMOS process.
The QDR architecture consists of two separate DDR (double data rate) ports to access the memory array. The read port has dedicated data outputs to support READ operations. The write port has dedicated data inputs to support WRITE operations. This architecture eliminates the need for high-speed bus turnaround. Access to each port is accomplished using a common address bus. Addresses for reads and writes are latched on rising edges of the K and K# input clocks, respectively. Each address location is associated with two words that burst sequentially into or out of the device.


FEATURES
• DLL circuitry for accurate output data placement
• Separate independent read and write data ports with concurrent transactions
• 100 percent bus utilization DDR READ and WRITE operation
• Fast clock to valid data times
• Full data coherency, providing most current data
• Two-tick burst counter for low DDR transaction size
• Double data rate operation on read and write ports
• Two input clocks (K and K#) for precise DDR timing at clock rising edges only
• Two output clocks (C and C#) for precise flight time and clock skew matching—clock and data delivered together to receiving device
• Single address bus
• Simple control logic for easy depth expansion
• Internally self-timed, registered writes
• +1.8V core and HSTL I/O
• Clock-stop capability
• 15mm x 17mm, 1mm pitch, 11 x 15 grid FBGA package
• User-programmable impedance output
• JTAG boundary scan

 

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

部品番号
コンポーネント説明
PDF
メーカー
36M-BIT DDR II SRAM 2-WORD BURST OPERATION
Renesas Electronics
18-Mbit DDR-II SRAM 2-Word Burst Architecture ( Rev : 2011 )
Cypress Semiconductor
18M-BIT QDRTM II SRAM 2-WORD BURST OPERATION
Renesas Electronics
18M-BIT DDR II SRAM 2-WORD BURST OPERATION
Renesas Electronics
36M-BIT QDRTM II SRAM 2-WORD BURST OPERATION
Renesas Electronics
36M-BIT DDR II SRAM 2-WORD BURST OPERATION
Renesas Electronics
18-Mbit DDR-II SRAM 2-Word Burst Architecture
Cypress Semiconductor
18M-BIT DDR II SRAM 2-WORD BURST OPERATION
Renesas Electronics
18-Mbit DDR-II SRAM 2-Word Burst Architecture
Cypress Semiconductor
18-Mbit DDR-II SRAM 2-Word Burst Architecture ( Rev : 2004 )
Cypress Semiconductor

Share Link: GO URL

EnglishEnglish Korean한국어 Japanese日本語 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]