datasheetbank_Logo
データシート検索エンジンとフリーデータシート
HOME  >>>  Hynix Semiconductor  >>> HY57V658020BTC-75I PDF

HY57V658020BTC-75I データシート - Hynix Semiconductor

HY57V658020BTC-10SI image

部品番号
HY57V658020BTC-75I

コンポーネント説明

Other PDF
  no available.

PDF
DOWNLOAD     

page
11 Pages

File Size
133.4 kB

メーカー
Hynix
Hynix Semiconductor Hynix

DESCRIPTION
The Hynix HY57V658020B is a 67,108,864-bit CMOS Synchronous DRAM, ideally suited for the Mobile applications which require low power consumption and extended temperature range. HY57V658020B is organized as 4banks of 2,097,152x8.
HY57V658020B is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and outputs are synchronized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input and output voltage levels are compatible with LVTTL.
Programmable options include the length of pipeline (Read latency of 2 or 3), the number of consecutive read or write cycles initiated by a single control command (Burst length of 1,2,4,8 or Full page), and the burst count sequence(sequential or interleave). A burst of read or write cycles in progress can be terminated by a burst terminate command or can be interrupted and replaced by a new burst read or write command on any cycle. (This pipelined design is not restricted by a `2N` rule.)


FEATURES
• Single 3.3±0.3V power supply
• All device pins are compatible with LVTTL interface
• JEDEC standard 400mil 54pin TSOP-II with 0.8mm of pin pitch
• All inputs and outputs referenced to positive edge of system clock
• Data mask function by DQM
• Internal four banks operation
• Auto refresh and self refresh
• 4096 refresh cycles / 64ms
• Programmable Burst Length and Burst Type
   - 1, 2, 4, 8 or Full page for Sequential Burst
   - 1, 2, 4 or 8 for Interleave Burst
• Programmable CAS Latency ; 2, 3 Clocks

 

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

部品番号
コンポーネント説明
PDF
メーカー
64M LVTTL Interface SDRAM 100 MHz 1-Mword x 16-bit x 4-bank/ 2-Mword x 8-bit x 4-bank/ 4-Mword x 4-bit x 4-bank PC/100 SDRAM
Hitachi -> Renesas Electronics
2Mx8 SDRAM 1M x 8bit x 2 Banks Synchronous DRAM LVTTL
Samsung
1M x 16 SDRAM 512K x 16bit x 2 Banks Synchronous DRAM LVTTL
Samsung
1M x 16 SDRAM 512K x 16bit x 2 Banks Synchronous DRAM LVTTL
Samsung
3.3V 2M x 64/72-Bit 1 BANK SDRAM Module 3.3V 4M x 64/72-Bit 2 BANK SDRAM Module
Siemens AG
3.3V 4M x 64/72-Bit 1 BANK SDRAM Module 3.3V 8M x 64/72-Bit 2 BANK SDRAM Module
Siemens AG
3.3V 2M x 64/72-Bit 1 BANK SDRAM Module 3.3V 4M x 64/72-Bit 2 BANK SDRAM Module
Infineon Technologies
2-Bank x 1,048,576-Word x 8-Bit SYNCHRONOUS DYNAMIC RAM
Oki Electric Industry
2-Bank x 1,048,576-Word x 8-Bit SYNCHRONOUS DYNAMIC RAM
Oki Electric Industry
2-Bank x 1,048,576 Word x 8 Bit SYNCHRONOUS DYNAMIC RAM
Oki Electric Industry

Share Link: GO URL

EnglishEnglish Korean한국어 Japanese日本語 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]