datasheetbank_Logo
データシート検索エンジンとフリーデータシート
HOME  >>>  Renesas Electronics  >>> HD74CDC2509B PDF

HD74CDC2509B データシート - Renesas Electronics

HD74CDC2509B image

部品番号
HD74CDC2509B

コンポーネント説明

Other PDF
  no available.

PDF
DOWNLOAD     

page
8 Pages

File Size
210.7 kB

メーカー
Renesas
Renesas Electronics Renesas

Description
The HD74CDC2509B is a high-performance, low-skew, low-jitter, phase-lock loop clock driver. It uses a phase-lock loop (PLL) to precisely align, in both frequency and phase, the feedback (FBOUT) output to the clock (CLK) input signal. It is specifically designed for use with synchronous DRAMs. The HD74CDC2509B operates at 3.3 V VCC and is designed to drive up to five clock loads per output.


FEATUREs
• Meets “PC SDRAM registered DIMM design support document, Rev. 1.2”
• Phase-lock loop clock distribution for synchronous DRAM applications
• External feedback (FBIN) pin is used to synchronize the outputs to the clock input
• No external RC network required
• Support spread spectrum clock (SSC) synthesizers

Page Link's: 1  2  3  4  5  6  7  8 

部品番号
コンポーネント説明
PDF
メーカー
3.3-V Phase-lock Loop Clock Driver
Unspecified
3.3-V Phase-lock Loop Clock Driver
Renesas Electronics
3.3-V Phase-lock Loop Clock Driver
Hitachi -> Renesas Electronics
3.3-V Phase-lock Loop Clock Driver
Hitachi -> Renesas Electronics
3.3/2.5-V Phase-lock Loop Clock Driver
Hitachi -> Renesas Electronics
2.5-V Phase-lock Loop Clock Driver
Hitachi -> Renesas Electronics
2.5-V Phase-lock Loop Clock Driver
Hitachi -> Renesas Electronics
2.5-V Phase-lock Loop Clock Driver
Renesas Electronics
2.5-V Phase-lock Loop Clock Driver
Renesas Electronics
DDR Phase Lock Loop Clock Driver
Integrated Circuit Systems

Share Link: GO URL

EnglishEnglish Korean한국어 Japanese日本語 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]