datasheetbank_Logo
データシート検索エンジンとフリーデータシート
HOME  >>>  Elpida Memory, Inc  >>> EDE1116AJBG-8E-F PDF

EDE1116AJBG-8E-F データシート - Elpida Memory, Inc

EDE1108AJBG image

部品番号
EDE1116AJBG-8E-F

コンポーネント説明

Other PDF
  no available.

PDF
DOWNLOAD     

page
75 Pages

File Size
562.5 kB

メーカー
Elpida
Elpida Memory, Inc Elpida

EDE1108AJBG (128M words ×8 bits)
EDE1116AJBG (64M words ×16 bits)


FEATUREs
• Double-data-rate architecture; two data transfers per clock cycle
• The high-speed data transfer is realized by the 4 bits prefetch pipelined architecture
• Bi-directional differential data strobe (DQS and /DQS) is transmitted/received with data for capturing data at the receiver
• DQS is edge-aligned with data for READs; center aligned with data for WRITEs
• Differential clock inputs (CK and /CK)
• DLL aligns DQ and DQS transitions with CK transitions
• Commands entered on each positive CK edge; data and data mask referenced to both edges of DQS
• Data mask (DM) for write data
• Posted /CAS by programmable additive latency for better command and data bus efficiency
• Programmable RDQS, /RDQS output for making ×8 organization compatible to ×4 organization
• /DQS, (/RDQS) can be disabled for single-ended Data Strobe operation
• Off-Chip Driver (OCD) impedance adjustment is not supported.

 

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

部品番号
コンポーネント説明
PDF
メーカー
1G bits DDR2 SDRAM
Elpida Memory, Inc
1G bits DDR2 SDRAM
Elpida Memory, Inc
256Mb DDR2 SDRAM
Hynix Semiconductor
1Gb DDR2 SDRAM
Hynix Semiconductor
1Gb DDR2 SDRAM
Hynix Semiconductor
1Gb DDR2 SDRAM
Hynix Semiconductor
1Gb DDR2 SDRAM
Hynix Semiconductor
1G bits DDR3 SDRAM, organized as 8,388,608 words x 8 banks x 16 bits.
Winbond
256M bits SDRAM
Elpida Memory, Inc
128M bits SDRAM
Elpida Memory, Inc

Share Link: GO URL

EnglishEnglish Korean한국어 Japanese日本語 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]