datasheetbank_Logo
データシート検索エンジンとフリーデータシート
HOME  >>>  Cypress Semiconductor  >>> CY7C1383F PDF

CY7C1383F(2013) データシート - Cypress Semiconductor

CY7C1381D image

部品番号
CY7C1383F

Other PDF
  2011   lastest PDF  

PDF
DOWNLOAD     

page
37 Pages

File Size
864.7 kB

メーカー
Cypress
Cypress Semiconductor Cypress

Functional Description
The CY7C1381D/CY7C1383D/CY7C1383F is a 3.3 V, 512 K × 36 and 1 M × 18 synchronous flow through SRAMs, designed to interface with high speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 6.5 ns (133 MHz version). A 2-bit on-chip counter captures the first address in a burst and increments the address automatically for the rest of the burst access.

18-Mbit (512 K × 36/1 M × 18) Flow Through SRAM
Features
■ Supports 133 MHz bus operations
■ 512 K × 36 and 1 M × 18 common I/O
■ 3.3 V core power supply (VDD)
■ 2.5 V or 3.3 V I/O supply (VDDQ)
■ Fast clock-to-output time
   ❐ 6.5 ns (133 MHz version)
■ Provides high performance 2-1-1-1 access rate
■ User selectable burst counter supporting Intel Pentium interleaved or linear burst sequences
■ Separate processor and controller address strobes
■ Synchronous self-timed write
■ Asynchronous output enable
■ CY7C1381D available in JEDEC-standard Pb-free 100-pin
   TQFP, Pb-free and non Pb-free 165-ball FBGA package.
   CY7C1383D available in JEDEC-standard Pb-free 100-pin
   TQFP. CY7C1383F available in non Pb-free 165-ball FBGA
   package.
■ IEEE 1149.1 JTAG-Compatible Boundary Scan
■ ZZ sleep mode option

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

部品番号
コンポーネント説明
PDF
メーカー
36-Mbit (1 M × 36/2 M × 18/512 K × 72) Flow-Through SRAM ( Rev : 2011 )
Cypress Semiconductor
18-Mbit (512 K × 36/1 M × 18) Flow-Through SRAM with NoBL™ Architecture ( Rev : 2014 )
Cypress Semiconductor
18-Mbit (512 K × 36/1 M × 18) Flow-Through SRAM with NoBL™ Architecture ( Rev : 2012 )
Cypress Semiconductor
36-Mbit (1 M × 36/2 M × 18/512 K × 72) Flow-Through SRAM with NoBL™ Architecture ( Rev : 2011 )
Cypress Semiconductor
36-Mbit (1 M × 36) Flow-Through SRAM ( Rev : 2013 )
Cypress Semiconductor
36-Mbit (1 M × 36/2 M × 18) Flow-Through SRAM with NoBL™ Architecture ( Rev : 2012 )
Cypress Semiconductor
4-Mbit (256 K × 18) Flow-Through Sync SRAM ( Rev : 2013 )
Cypress Semiconductor
4-Mbit (256 K × 18) Flow-Through Sync SRAM
Cypress Semiconductor
4-Mbit (256 K × 18) Flow through Sync SRAM ( Rev : 2011 )
Cypress Semiconductor
4-Mbit (256 K × 18) Flow-Through Sync SRAM ( Rev : 2012 )
Cypress Semiconductor

Share Link: GO URL

EnglishEnglish Korean한국어 Japanese日本語 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]