datasheetbank_Logo
データシート検索エンジンとフリーデータシート
HOME  >>>  Austin Semiconductor  >>> AS4LC4M16DG-5S/IT PDF

AS4LC4M16DG-5S/IT(2002) データシート - Austin Semiconductor

AS4LC4M16 image

部品番号
AS4LC4M16DG-5S/IT

Other PDF
  lastest PDF  

PDF
DOWNLOAD     

page
25 Pages

File Size
493.9 kB

メーカー
AUSTIN
Austin Semiconductor AUSTIN

GENERAL DESCRIPTION
The 4 Meg x 16 DRAM is a high-speed CMOS, dynamic random-access memory device containing 67,108,864 bits and designed to operate from 3V to 3.6V. The device is functionally organized as 4,194,304 locations containing 16 bits each. The 4,194,304 memory locations are arranged in 4,096 rows by 1,024 columns.


FEATURES
• Single +3.3V ±0.3V power supply.
• Industry-standard x16 pinout, timing, functions, and package.
• 12 row, 10 column addresses
• High-performance CMOS silicon-gate process
• All inputs, outputs and clocks are LVTTL-compatible
• Extended Data-Out (EDO) PAGE MODE access
• 4,096-cycle CAS-BEFORE-RAS (CBR) REFRESH distributed across 64ms
• Optional self refresh (S) for low-power data retention
• Level 1 Moisture Sensitivity Rating, JEDEC J-STD-020

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

部品番号
コンポーネント説明
PDF
メーカー
4 MEG x 16 EDO DRAM
Unspecified
4 MEG x 16 EDO DRAM ( Rev : 2001 )
Micron Technology
4 MEG x 16 EDO DRAM
Micron Technology
16 MEG x 4 EDO DRAM
Micron Technology
4 MEG x 4 EDO DRAM
Micron Technology
4 MEG x 16 FPM DRAM
Micron Technology
16 MEG x 4 FPM DRAM
Micron Technology
8 MEG x 8 EDO DRAM
Micron Technology
4 MEG x 4 DRAM
Micron Technology
4 MEG x 4 DRAM 3.3V, EDO PAGE MODE
Austin Semiconductor

Share Link: GO URL

EnglishEnglish Korean한국어 Japanese日本語 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]