datasheetbank_Logo
データシート検索エンジンとフリーデータシート
HOME  >>>  Philips Electronics  >>> 74F395 PDF

74F395 データシート - Philips Electronics

74F395 image

部品番号
74F395

Other PDF
  no available.

PDF
DOWNLOAD     

page
7 Pages

File Size
54.2 kB

メーカー
Philips
Philips Electronics Philips

DESCRIPTION
The 74F395 is a 4-bit Shift Register with serial and parallel synchronous operating modes and 3-State buffer outputs. The shifting and loading operations are controlled by the state of the Parallel Enable (PE) input. When PE is High, data is loaded from the Parallel Data inputs (D0–D3) into the register synchronous with the High-to-Low transition of the Clock input (CP). When PE is Low, the data at the Serial Data input (Ds) is loaded into the Q0 flip-flop, and the data in the register is shifted one bit to the right in the direction (Q0-Q1-Q2-Q3) synchronous with the negative clock transition. The PE and Data inputs are fully edge-triggered and must be stable one setup prior to the High-to-Low transition of the clock.


FEATURES
• 4-bit parallel load shift register
• Independent 3-State buffer outputs, Q0–Q3
• Separate Qs output for serial expansion
• Asynchronous Master Reset

Page Link's: 1  2  3  4  5  6  7 

部品番号
コンポーネント説明
PDF
メーカー
4-bit shift register with 3-state outputs
Motorola => Freescale
4-bit bidirectional universal shift register; 3-state
Philips Electronics
4-BIT SHIFT REGISTER
Motorola => Freescale
4-BIT SHIFT REGISTER
Unspecified
4 Bit Shift Register
Motorola => Freescale
Shift Register • 4-Bit
Microsemi Corporation
8-bit universal shift register; 3-state ( Rev : 2016 )
NXP Semiconductors.
8-bit universal shift register; 3-state
NXP Semiconductors.
8-bit universal shift register; 3-state
Philips Electronics
8 BIT SIPO SHIFT LATCH REGISTER (3-STATE)
STMicroelectronics

Share Link: GO URL

EnglishEnglish Korean한국어 Japanese日本語 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]