datasheetbank_Logo
データシート検索エンジンとフリーデータシート

EM78568 データシートの表示(PDF) - ELAN Microelectronics

部品番号
コンポーネント説明
一致するリスト
EM78568
EMC
ELAN Microelectronics EMC
EM78568 Datasheet PDF : 61 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
EM78P568
8-bit OTP Micro-controller
PLL circuit
Sub-clock
32.768kHz
447.8293kHz ~17.9132MHz
CLK2 ~ CLK0
ENPLL
1
switch
0
System clock
Fig.4 The relation between 32.768kHz and PLL
Bit 7(IDLE) : Sleep mode or IDLE mode control after using "SLEP" instruction.
0/1 SLEEP mode/IDLE mode.
This bit will decide SLEP instruction which mode to go.
The status after wake-up and the wake-up sources list as the table below.
Wakeup signal
SLEEP mode
IDLE mode
RA(7,6)=(0,0)
+ SLEP
RA(7,6)=(1,0)
+ SLEP
TCC time out
IOCF bit0=1
No function
(1) Wake-up
(2) Jump to SLEP next instruction
COUNTER1 time out No function
(1) Wake-up
IOCF bit1=1
(2) Jump to SLEP next instruction
COUNTER2 time out No function
(1) Wake-up
IOCF bit2=2
(2) Jump to SLEP next instruction
WDT time out
Reset and jump to
(1) Wake-up
address 0
(2) Next instruction
PORT8(0~3)
Reset and Jump to (1) Wake-up
RE PAGE0 bit3 or address 0
(2) Jump to SLEP next instruction
bit4 or bit5 or bit6 = 1
PORT7(0~3)
Reset and Jump to
(1) Wake-up
IOCF bit3 or bit4 or address 0
(2) Jump to SLEP next instruction
bit5 or bit7=1
<Note> PORT70 's wakeup function is controlled by IOCF bit 3. It's falling edge or rising edge trigger
(controlled by CONT register bit7).
PORT7(1~3) 's wakeup functions are controlled by IOCF bit (4,5,7). They are falling edge trigger.
PORT80~PORT83’s wakeup function are controlled by RE PAGE0 bit 0 ~ bit 3. They are falling
edge trigger.
__________________________________________________________________________________________________________________________________________________________________
* This specification are subject to be changed without notice.
15
01/31/2004 V4.7

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]