datasheetbank_Logo
データシート検索エンジンとフリーデータシート

CS5540-AS データシートの表示(PDF) - Cirrus Logic

部品番号
コンポーネント説明
一致するリスト
CS5540-AS Datasheet PDF : 22 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
CS5540
2. GENERAL DESCRIPTION
The CS5540 is a low-power and low-voltage 24-bit
∆−Σ analog-to-digital converter (ADC). It is opti-
mized to convert analog signals in DC measure-
ment applications such as temperature and pressure
measurement, and various portable devices where
low power consumption is required.
To accommodate these applications, the ADC inte-
grates analog input and reference buffers for in-
creased input impedance and includes a
two-channel multiplexer. Absolute accuracy is ac-
complished via self-calibration. The device also
operates with a variety of supply configurations
while drawing a nominal 330 µA.
The CS5540 includes a digital filter which achieves
simultaneous rejection of 50/60 Hz and provides
single conversion settling at a 6.7 SPS throughput.
The filter’s output word rate can be increased by
approximately 1.22X by using a 40 kHz master
clock, although the 50/60 Hz rejection will be sac-
rificed.
To ease communications between the ADC and a
microcontroller, the converter includes a simple
three-wire serial interface which is SPI and Mi-
crowire compatible. A Schmitt Trigger input is pro-
vided on the serial clock (SCLK) input.
2.1 Analog Input
Figure 3 illustrates a block diagram of the CS5540.
The device consists of a multiplexer, a unity gain
coarse/fine charge input buffer, a fourth order ∆−Σ
modulator, and a digital filter.
2.1.1 Analog Input Model
Figure 4 illustrates the input models for the AIN
pins. The model includes a coarse/fine charge buff-
er which reduces the dynamic current demands
from the analog input signal. The buffer is designed
to accommodate rail to rail (common-mode plus
signal) input voltages. Typical CVF (sampling)
current is about 8 nA (MCLK = 32.768 kHz). Ap-
plication Note 30, “Switched-Capacitor A/D Input
Structures”, details various input architectures.
in = CV osf
AIN
φ1 Fine
φ 2 Coarse
Vos 25mV
C = 8 pF
f = 2*MCLK = 65.536 kHz
Figure 4. Input model for AIN+ and AIN- pins
AIN1+
AIN1-
M
U
AIN2+
X
AIN2-
VREF+ VREF-
X1
X1
X1
Differential
4 th Order
∆Σ
Modulator
Sinc4
Digital
Filter
Serial
Port
X1
Figure 3. Multiplexer Configuration
CS
SDO
SCLK
CHS
10
DS503PP1

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]