datasheetbank_Logo
データシート検索エンジンとフリーデータシート

WM9704M データシートの表示(PDF) - Wolfson Microelectronics plc

部品番号
コンポーネント説明
メーカー
WM9704M
Wolfson
Wolfson Microelectronics plc Wolfson
WM9704M Datasheet PDF : 37 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
WM9704M
Production Data
The datastreams currently defined by the AC97 specification include:
PCM playback - 2 output slots
2-channel composite PCM output stream
PCM record data - 2 input slots
2-channel composite PCM input stream
Control - 2 output slots
Control register write port
Status - 2 input slots
Control register read port
Optional modem line codec output -
1 output slot
Modem line codec DAC input stream
Optional modem line codec input -
1 input slot
Modem line codec ADC output stream
Optional dedicated microphone input -
1 input slot
Dedicated microphone input stream in support
of stereo AEC and/or other voice applications.
Synchronisation of all AC-link data transactions is signalled by the WM9704M controller. The
WM9704M drives the serial bit clock onto AC-link, which the AC97 controller then qualifies with a
synchronisation signal to construct audio frames.
SYNC, fixed at 48kHz, is derived by dividing down the serial clock (BIT_CLK). BIT_CLK, fixed at
12.288MHz, provides the necessary clocking granularity to support 12, 20-bit outgoing and incoming
time slots. AC-link serial data is transitioned on each rising edge of BIT_CLK. The receiver of AC-link
data, (WM9704M for outgoing data and AC97 controller for incoming data), samples each serial bit
on the falling edges of BIT_CLK.
The AC-link protocol provides for a special 16-bit time slot (slot 0) wherein each bit conveys a valid
tag for its corresponding time slot within the current audio frame. A 1in a given bit position of slot 0
indicates that the corresponding time slot within the current audio frame has been assigned to a data
stream, and contains valid data. If a slot is taggedinvalid, it is the responsibility of the source of the
data, (the WM9704M for the input stream, AC97 controller for the output stream), to stuff all bit
positions with 0s during that slots active time.
SYNC remains high for a total duration of 16 BIT_CLKs at the beginning of each audio frame.
The portion of the audio frame where SYNC is high is defined as the Tag Phase. The remainder of
the audio frame where SYNC is low is defined as the Data Phase. Additionally, for power savings,
all clock, sync, and data signals can be halted. This requires that the WM9704M be implemented as
a static design to allow its register contents to remain intact when entering a power savings mode.
AC-LINK AUDIO OUTPUT FRAME (SDATA_OUT)
The audio output frame data streams correspond to the multiplexed bundles of all digital output data
targeting the WM9704Ms DAC inputs, and control registers. As briefly mentioned earlier, each audio
output frame supports up to 12 20-bit outgoing data time slots. Slot 0 is a special reserved time slot
containing 16-bits, which are used for AC-link protocol infrastructure.
OUTPUT TAG SLOT (16-BITS)
Bit (15)
Bit (14)
Bit (13)
Bit (12:3)
Bit 2
Bit (1:0)
Frame Valid
Slot 1 Valid Command Address bit
Slot 2 Valid Command Data bit
Slot 3-12 Valid bits as defined by AC97
Reserved
2-bit Codec ID field
New definitions for Secondary Codec Register Access
(Primary Codec only)
(Primary Codec only)
(Set to 0)
(00 reserved for Primary; 01, 10, 11
indicate Secondary)
Within slot 0 the first bit is a global bit (SDATA_OUT slot 0, bit 15) which flags the validity for the
entire audio frame. If the Valid Framebit is a 1, this indicates that the current audio frame contains
at least one time slot of valid data. The next 12-bit positions sampled by the WM9704M indicate
which of the corresponding 12 time slots contain valid data.
WOLFSON MICROELECTRONICS LTD
PD Rev 3.2 January 2001
18

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]