datasheetbank_Logo
データシート検索エンジンとフリーデータシート

M37516M6-A05 データシートの表示(PDF) - Mitsumi

部品番号
コンポーネント説明
一致するリスト
M37516M6-A05
Mitsumi
Mitsumi Mitsumi
M37516M6-A05 Datasheet PDF : 54 Pages
First Prev 21 22 23 24 25 26 27 28 29 30 Next Last
XCIN
Main clock division ratio "10"
selection bits (Note)
"00"
XIN
"01"
1/8
1/16
1/32
1/64
1/128
1/256
Internal synchronous
clock selection bit
Data bus
P03/SRDY2
P03 latch
"0"
Serial I/O2 synchronous
clock selection bit
"1"
SRDY2 Synchronous circuit
SRDY2 output enable bit
"1"
"0"
External clock
P02/SCLK2
P01/SOUT2
P02 latch
"0"
"1"
Serial I/O2 port selection bit
P01 latch
"0"
"1"
Serial I/O2 port selection bit
P00/SIN2
Optional transfer bits (3)
Serial I/O counter 2 (3)
Serial I/O2 register (8)
Serial I/O2
interrupt request
P43 latch
P43/SCMP2/INT2
"0"
D
Q
"1"
Serial I/O2 I/O comparison
signal control bit
Note: Either high-speed, middle-speed or low-speed mode is selected by bits 6 and 7 of CPU mode register.
Fig. 20 Block diagram of Serial I/O2
Transfer clock (Note 1)
Write-in signal to
serial I/O2 register
Serial I/O2 output SOUT2
Serial I/O2 input SIN2
Receive enable signal SRDY2
D0
D1 . D2
D3
D4
D5
D6
(Note 2)
D7
Serial I/O2 interrupt request bit set
Notes 1: When the internal clock is selected as a transfer clock, the f(XIN) clock division (f(XCIN) in low-speed mode) can be selected
by setting bits 0 to 2 of serial I/O2 control register 1.
2: When the internal clock is selected as a transfer clock, the SCOUT2 pin has high impedance after transfer completion.
Fig. 21 Timing chart of Serial I/O2
M37516M6-XXXHP
GNOK-M37516M6-XXXHP-50
(MSETSU 2)
PA
GE
22/54

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]