datasheetbank_Logo
データシート検索エンジンとフリーデータシート

IDT82V3358 データシートの表示(PDF) - Integrated Device Technology

部品番号
コンポーネント説明
メーカー
IDT82V3358
IDT
Integrated Device Technology IDT
IDT82V3358 Datasheet PDF : 139 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
List of Figures
Figure 1. Functional Block Diagram ............................................................................................................................................................................ 11
Figure 2. Pin Assignment (Top View) .......................................................................................................................................................................... 12
Figure 3. Pre-Divider for An Input Clock ..................................................................................................................................................................... 19
Figure 4. Input Clock Activity Monitoring ..................................................................................................................................................................... 20
Figure 5. External Fast Selection ................................................................................................................................................................................ 22
Figure 6. T0 Selected Input Clock vs. DPLL Automatic Operating Mode ................................................................................................................... 29
Figure 7. T4 Selected Input Clock vs. DPLL Automatic Operating Mode ................................................................................................................... 30
Figure 8. On Target Frame Sync Input Signal Timing ................................................................................................................................................. 40
Figure 9. 0.5 UI Early Frame Sync Input Signal Timing .............................................................................................................................................. 40
Figure 10. 0.5 UI Late Frame Sync Input Signal Timing .............................................................................................................................................. 41
Figure 11. 1 UI Late Frame Sync Input Signal Timing ................................................................................................................................................. 41
Figure 12. IDT82V3358 Power Decoupling Scheme ................................................................................................................................................... 43
Figure 13. Line Card Application ................................................................................................................................................................................. 44
Figure 14. Serial Read Timing Diagram (CLKE Asserted Low) ................................................................................................................................... 45
Figure 15. Serial Read Timing Diagram (CLKE Asserted High) .................................................................................................................................. 45
Figure 16. Serial Write Timing Diagram ....................................................................................................................................................................... 46
Figure 17. JTAG Interface Timing Diagram ................................................................................................................................................................. 47
Figure 18. Recommended PECL Input Port Line Termination .................................................................................................................................. 119
Figure 19. Recommended PECL Output Port Line Termination ................................................................................................................................ 119
Figure 20. Recommended LVDS Input Port Line Termination .................................................................................................................................. 121
Figure 21. Recommended LVDS Output Port Line Termination ................................................................................................................................ 121
Figure 22. Example of Single-Ended Signal to Drive Differential Input ..................................................................................................................... 122
Figure 23. Output Wander Generation ...................................................................................................................................................................... 126
Figure 24. Input / Output Clock Timing ...................................................................................................................................................................... 127
Figure 25. 64-Pin PP Package Dimensions (a) (in Millimeters) ................................................................................................................................. 134
Figure 26. 64-Pin PP Package Dimensions (b) (in Millimeters) ................................................................................................................................. 135
Figure 27. 64-Pin EDG Package Dimensions (a) (in Millimeters) .............................................................................................................................. 136
Figure 28. 64-Pin EDG Package Dimensions (b) (in Millimeters) .............................................................................................................................. 137
Figure 29. EDG64 Recommended Land Pattern with Exposed Pad (in Millimeters) ................................................................................................. 138
List of Figures
8
May 19, 2009

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]